www.design-reuse-embedded.com
Find Top SoC Solutions
for AI, Automotive, IoT, Security, Audio & Video...

Tracing Samsung's Road to 14nm

Samsung has lagged behind Intel in release of process nodes. Remarkably, Samsung has now shrunk the lag for its 14nm to about 6 months.

by Kevin Gibb, Product Line Manager, Process, TechInsights, May. 12, 2015 – 

Nearly a decade ago, the future appeared to be a divide between gate-last and gate-first high-k metal gate (HKMG) transistors that were soon to be implemented in the 45nm or 32nm process nodes. Intel went with a gate-last process while the IBM Common Platform, which included Samsung, adopted a gate-first process.

The gate-first approach follows a traditional CMOS process where the gate stack is deposited and patterned before the formation of the source/drain implants. The process is somewhat more complicated in that the oxide or nitrided gate oxide is replaced with a high-k gate dielectric (for example HfO2/oxide stack) plus a thin work function (WF) metal layer is formed on top of the high-k gate dielectric. A polycide gate layer covers the work function metal to complete the gate stack.

Both the gate-first and gate-last processes require a dual-work function metallization scheme to separately tune the NMOS and PMOS transistor threshold voltages. This complicated the fabrication process for making metal gate transistors as several metal deposition and etch processes are required to form the two work function metals and the remaining gate fill.


Click here to read more...

 Back

Partner with us

List your Products

Suppliers, list and add your products for free.

More about D&R Privacy Policy

© 2024 Design And Reuse

All Rights Reserved.

No portion of this site may be copied, retransmitted, reposted, duplicated or otherwise used without the express written permission of Design And Reuse.